1
0
Fork 0
forked from suyu/suyu
suyu/src/core/hw/hw.cpp

105 lines
2.6 KiB
C++
Raw Normal View History

2014-04-09 01:15:46 +02:00
// Copyright 2014 Citra Emulator Project
// Licensed under GPLv2
// Refer to the license.txt file included.
#include "common/common_types.h"
#include "core/hw/hw.h"
2014-05-17 22:50:33 +02:00
#include "core/hw/gpu.h"
2014-04-18 05:43:55 +02:00
#include "core/hw/ndma.h"
namespace HW {
2014-04-18 05:43:55 +02:00
enum {
VADDR_HASH = 0x1EC01000,
VADDR_CSND = 0x1EC03000,
VADDR_DSP = 0x1EC40000,
VADDR_PDN = 0x1EC41000,
VADDR_CODEC = 0x1EC41000,
VADDR_SPI = 0x1EC42000,
VADDR_SPI_2 = 0x1EC43000, // Only used under TWL_FIRM?
VADDR_I2C = 0x1EC44000,
VADDR_CODEC_2 = 0x1EC45000,
VADDR_HID = 0x1EC46000,
VADDR_PAD = 0x1EC46000,
VADDR_PTM = 0x1EC46000,
VADDR_GPIO = 0x1EC47000,
VADDR_I2C_2 = 0x1EC48000,
VADDR_SPI_3 = 0x1EC60000,
VADDR_I2C_3 = 0x1EC61000,
VADDR_MIC = 0x1EC62000,
VADDR_PXI = 0x1EC63000, // 0xFFFD2000
//VADDR_NTRCARD
VADDR_CDMA = 0xFFFDA000, // CoreLink DMA-330? Info
VADDR_DSP_2 = 0x1ED03000,
VADDR_HASH_2 = 0x1EE01000,
2014-05-17 22:50:33 +02:00
VADDR_GPU = 0x1EF00000,
2014-04-18 05:43:55 +02:00
};
template <typename T>
inline void Read(T &var, const u32 addr) {
2014-04-18 05:43:55 +02:00
switch (addr & 0xFFFFF000) {
// TODO(bunnei): What is the virtual address of NDMA?
// case VADDR_NDMA:
// NDMA::Read(var, addr);
// break;
2014-05-17 22:50:33 +02:00
case VADDR_GPU:
GPU::Read(var, addr);
2014-04-18 05:43:55 +02:00
break;
default:
2014-10-30 00:12:39 +01:00
ERROR_LOG(HW, "unknown Read%lu @ 0x%08X", sizeof(var) * 8, addr);
2014-04-18 05:43:55 +02:00
}
}
template <typename T>
inline void Write(u32 addr, const T data) {
2014-04-18 05:43:55 +02:00
switch (addr & 0xFFFFF000) {
// TODO(bunnei): What is the virtual address of NDMA?
// case VADDR_NDMA
// NDMA::Write(addr, data);
// break;
2014-05-17 22:50:33 +02:00
case VADDR_GPU:
GPU::Write(addr, data);
2014-04-18 05:43:55 +02:00
break;
default:
2014-10-30 00:12:39 +01:00
ERROR_LOG(HW, "unknown Write%lu 0x%08X @ 0x%08X", sizeof(data) * 8, data, addr);
2014-04-18 05:43:55 +02:00
}
}
// Explicitly instantiate template functions because we aren't defining this in the header:
template void Read<u64>(u64 &var, const u32 addr);
template void Read<u32>(u32 &var, const u32 addr);
template void Read<u16>(u16 &var, const u32 addr);
template void Read<u8>(u8 &var, const u32 addr);
template void Write<u64>(u32 addr, const u64 data);
template void Write<u32>(u32 addr, const u32 data);
template void Write<u16>(u32 addr, const u16 data);
template void Write<u8>(u32 addr, const u8 data);
/// Update hardware
void Update() {
2014-05-17 22:50:33 +02:00
GPU::Update();
2014-04-18 05:43:55 +02:00
NDMA::Update();
}
/// Initialize hardware
void Init() {
2014-05-17 22:50:33 +02:00
GPU::Init();
2014-04-18 05:43:55 +02:00
NDMA::Init();
2014-04-11 04:45:40 +02:00
NOTICE_LOG(HW, "initialized OK");
}
/// Shutdown hardware
void Shutdown() {
2014-04-11 04:45:40 +02:00
NOTICE_LOG(HW, "shutdown OK");
}
}